Wafer-level packaging (WLP) is one of the future trends in electronic packaging. Since 1994, many companies have released various WLP licenses. One of the common concerns of WLP is wafer warpage. Warpage of wafers tends to introduce cracking or delamination during dicing and low temperature storage processes. After wafer dicing, warpage could affect the quality of the dies and shorten the life of each packaged product. Many documented works indicated that in the design and implementation of multilayer structured electronic packaging products, some key parameters must be carefully considered and closely controlled to ensure the best packaging quality with the minimum warpage. During the wafer-level flip chip assembly process, the application of underfill on the whole wafer is a critical step. In this step, the key underfill parameters that affect wafer warpage are Young’s modulus, thickness, and coefficient of thermal expansion (CTE). In this paper, an experimental design and statistical methods were used to identify the model structure and parameters that are critical to the warpage of wafers. Bilinear regression models were identified based on the data obtained from finite element analysis (FEA) that was verified by shadow moire´ experiments. In FEA, the underfilled wafer structure is simplified to consisting of two layers of linear elastic materials. According to the models, the CTE, the coupling of Young’s modulus and CTE, and the coupling of thickness and CTE primarily determine wafer warpage. Further FEA and shadow moire´ experiments indicate that the models are capable of predicting wafer warpage in the WLP processes.

1.
Garrou
,
P.
,
2000
, “
Wafer Level Chip Scale Packaging (WL-CSP): An Overview
,”
IEEE Trans. Adv. Packag.
,
23
(
2
), Maypp.
198
205
.
2.
Johnson, C.D., Busch, S.C., and Baldwin, D.F., 1999, “Wafer Scale Packaging Based on Underfill Applied at the Wafer Level for Low Cost Flip Chip Processing,” Proceedings of SPIE, Vol. 3830, pp. 371–375.
3.
Shi
,
S.
,
Yamashita
,
T.
, and
Wong
,
C.P.
,
1999
, “
Development of the Wafer Level Compressive-Flow Underfill Process and Its Involved Materials
,”
IEEE Transactions on Electronics Packaging Manufacturing
,
22
(
4
), October, pp.
274
281
.
4.
Yeh
,
C.P.
,
Ume
,
I.C.
,
Fulton
,
R.E.
,
Wyatt
,
K.W.
, and
Stafford
,
J.W.
,
1993
, “
Correlation of Analytical and Experimental Approaches to Determine Thermally Induced PWB Warpage
,”
IEEE Trans. Compon., Hybrids, Manuf. Technol.
,
16
(
8
), December, pp.
986
995
.
5.
Ume
,
I.C.
,
Martin
,
T.
, and
Gatro
,
J.T.
,
1997
, “
Finite Element Analysis of PWB Warpage Due to the Solder Masking Process
,”
IEEE Trans. Compon., Packag. Manuf. Technol., Part A
,
20
(
3
), September, pp.
295
306
.
6.
Ume
,
I.C.
, and
Martin
,
T.
,
1997
, “
Finite Element Analysis of PWB Warpage Due to Cured Solder Mask-Sensitivity Analysis
,”
IEEE Trans. Compon., Packag. Manuf. Technol., Part A
,
20
(
3
), September, pp.
307
316
.
7.
ANSYS, Inc., 1998, ANSYS Elements Reference, Tenth Edition.
8.
Variyam
,
M.N.
,
Xie
,
W.
, and
Sitaraman
,
S.K.
,
2000
, “
Role of Out-of-Plane Coefficient of Thermal Expansion in Electronic Packaging Modeling
,”
ASME J. Electron. Packag.
,
122
(
2
), pp.
121
127
.
9.
Stiteler
,
M.
, and
Ume
,
I.C.
,
1997
, “
System for Real-Time Measurements of Thermally Induced Warpage in a Simulated Infrared Soldering Environment
,”
ASME J. Electron. Packag.
,
119
, pp.
1
7
.
10.
Christensen, R., 1996, Analysis of Variable, Design and Regression, Applied Statistical Methods, Chapman & Hall, pp. 414–431.
You do not currently have access to this content.