The study explores the thermal performance of three-dimensional (3-D), vertically stacked multi-chip modules (the so-called MCM-V) in natural convection through finite element (FE) modeling and experimental validation. A modified Infrared (IR) thermography-based thermal characterization (IRTTC) technique that integrates a 3-D heat conduction FE modeling and a two-phased IR thermography measurement process is proposed. In contrast to the conventional IRTTC technique (Chen et al. [1]), the technique can improve the resolution of the captured thermal images so as to attain better characterization of the chip junction temperature. The effectiveness of the proposed modified IRTTC technique is confirmed by means of the thermal test die (TTD) measurement. Furthermore, for facilitating subsequent parametric thermal design, a direct FE approach (DFEA) is also introduced. The DFEA simply incorporates existing empirical models for heat transfer (HT) coefficients to describe the surface heat transfer to the ambient through convection and radiation in the proposed heat conduction FE model. Through the modified IRTTC technique and the TTD measurement, the validity of the proposed FE modeling, including the proposed heat conduction FE model and the applied empirical models for HT coefficients, is verified. With the validated FE modeling, four different chip stacking structures of MCM-V packages, including the thick-die-attach, pyramid, cross and dummy-die types, are investigated. In addition, some essential design factors, affecting the thermal performance of the MCM-V, are also extensively explored through parametric FE study. Eventually, an extensive thermal design guideline is accordingly provided.

1.
Chen
,
W. H.
,
Cheng
,
H. C.
, and
Shen
,
H. A.
,
2003
, “
An Effective Methodology for Thermal Characterization of Electronic Packaging
,”
IEEE Transactions on Components and Packaging Technologies
,
26
(
1
),
March
March
.
2.
Lall, B. S., and Guenin, B. M., 1995, “Methodology for Thermal Evaluation of Multichip Modules,” Eleventh IEEE SEMI-THERM™ Symposium.
3.
Cheng, H. C., Chen, W. H., and Chung, I. C., 2003, “Integration of Simulation and Response Surface Methods for Thermal Design of Multichip Modules,” IEEE Transactions on Components and Packaging Technologies, in press.
4.
Lin, A. W., Lyons, A. M., and Simpkins, P. G., 1993, “Reliability and Thermal Characterization of a 3-Dimension Multichip Module,” 43rd Electronic Components and Technology Conference Proceedings, pp. 71–79.
5.
Cahill
,
C.
,
Compagno
,
T.
,
O’Donovan
,
J.
,
Slattery
,
O.
,
Mathuna
,
S. C.
,
Barrett
,
J.
,
Serthelon
,
I.
,
Val
,
C.
,
Tigneres
,
J.
,
Stern
,
J.
,
Ivey
,
P.
,
Masgrangeas
,
M.
, and
Coello-Vera
,
A.
,
1995
, “
Thermal Characterization of Vertical Multichip Modules MCM-V
,”
IEEE Trans. Compon., Packag. Manuf. Technol., Part A
,
18
(4), December, pp.
765
772
.
6.
Kimura, T., Okuda, O., Ishikawa, H., and Suzuki, Y., 1998, “Bare Chip Stacking Structure for MCM Production,” International Conference on Multichip Modules and High Density Packaging, pp. 303–307.
7.
Yoo, D. I., and Pan, S. H., 2001, “Thermal Analysis of Stacked Die on FBGA Package,” APACK 2001 Conference on Advance in Package, Singapore.
8.
Cho
,
S.-J.
,
Park
,
S.-W.
,
Park
,
M.-G.
, and
Kim
,
D.-H.
,
2000
, “
A Novel Robust and Low Cost Stack Chips Package and Its Thermal Performance
,”
IEEE Trans. Adv. Packag.
,
23
(2), May, pp.
257
265
.
9.
Yamaji, Y., Ando, T., Morifuji, T., Tomisaka, M., Sunohara, M., Sato, T., and Takahashi, K., 2001, “Thermal Characterization of Bare-die Stacked Modules with Cu Through-Vias,” Electronic Components and Technology Conference Proceedings, 51st, pp. 730–732.
10.
Krishnan, S., Kim, Y. G., and Mohammed, I., 2002, “Thermal Performance Characteristics of Folded Stacked Packages,” 18th IEEE SEMI-THERM™ Symposium, pp. 42–49.
11.
Lee, C. C. James, Luo, and G. D. Kei, 2001, “Design Characteristics of High Performance and Reduced Cost Chip Scale Package-μBGA,” 10th International Flotherm User Conference, Amsterdam, May.
12.
Feng
,
A.
, and
Hsieh
,
A.
,
2002
, “
The Thermal Management of a Several Dies Mutilchip Module
,”
Advanced Packaging
,
5
, pp.
30
36
.
13.
Ellison, G. N., 1989, Thermal Computation for Electronic Equipment, R. E. Krieger Publishing Company, Malabar, FL.
14.
Ridsdale
,
G.
,
Bennett
,
J.
,
Bigler
,
J.
, and
Torrers
,
V. M.
,
1996
, “
Thermal Simulation to Analyze Design Features of Plastic Quad Flat Package
,”
Int. J. Microcircuits Electron. Packag.
,
19
, pp.
103
109
.
15.
EIA/JEDEC Standard 1995, “Methodology for the Thermal Measurement of Component packages (Single Semiconductor Device),” EIA/JESD51.
16.
EIA/JEDEC Standard 1995, “Integrated Circuits Thermal Measurement Method-Electrical Test Method (Single Semiconductor Device),” EIA/JESD51-1.
17.
EIA/JEDEC Standard 1995, “Integrated Circuits Thermal Test Method Environment Conditions-Natural Convection (Still Air),” EIA/JESD51-2.
18.
EIA/JEDEC Standard 1996, “Low Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages,” EIA/JESD51-3.
19.
Kim, T.-H., Baek, J.-H., Seol, S. H., Kim, J. J., Kim, Y. S., Sun, Y. B., and Oh, S. Y., 1996, “Thermal Characterization of a 3-Dimensional Memory Module,” Twelfth IEEE SEMI-THERM™ Symposium, pp. 14–18.
You do not currently have access to this content.